# CO2-Pipelined-Mips-2017

# **Documentation**

G47

SEC: 3

**Students:** 

Waleed Emad El Deen

Youmna Ibrahim Helmy

Yomna Jehad Mohamed

Youmna Mahmoud Hussein

Yousif Mohammed Mahmoud

# **Contents**

- Technical review.
  - Board modules division.
  - Each module's design.
  - Main board module's design.
  - Test Bench/CPU initializations.
- Test Cases.
- Input to the processor.
- Synthesizability.
- Assembler note.

# **Technical Review**

- Board Module s Division:
  - Fetch.
  - Control Unit.
  - Register File.
  - ALU Control Unit
  - ALU
  - Sign Extender.
  - Forward Unit.
  - Hazard Detection Unit.
  - Data Memory.
  - writeRegMux.
  - ALUSrcMux.
  - forwardingUnitSuperMux.
  - CPU.

Each Module Design

### **Fetch Stage**

-Fetch module:

Consists of:

- PC: to fetch the instruction, in normal conditions PC incremented by 4 each clock cycle. In a branch equal instruction, after the pc is incremented by 4, the module checks one of the inputs name SEL which comes from the execution stage which indicates whether the branch is taken or not taken and thus add the offset value to the pc incremented value to fetch the instruction stored there. Stall procedures to stall the pipelined processor after a beq instruction, or a lw instruction (if hazard detected)

This is done by stopping the increment by 4 of the PC and setting the instruction value in the IFID register to zero to apply a shift left logical R operation which is translated into a no operation instruction as it does not make any changes in any of the registers or the data or instruction memories.

This no operation is detected through an if condition (mux) and thus we thought we don't need a whole hazard detection unit as its job is simple and can be implemented by mux modules and if conditions.

-Instruction Memory: It consists of 32 instruction (32 word- 128 bytes) divided into bytes (not words) each word/instruction consists of 4 bytes.

The output is put into the IFIDIR Register for the following Decode Stage to start another clock cycle.

### **DECODE STAGE**

### -Control Unit module:

Takes the OP code from the instruction word (first 6 bits) as an input and evaluates the output which is the control signals to different muxes and ALUop control signals (which goes to the ALU Control Unit input).

The control signals are 8 control signals (including ALUop): RegDest-> Register Destination to determine whether the register file should write in the register address that comes from rt or rd(lw or R type instructions).

Branch-> Flag to tell if this instruction is a beq or not. MemRead-> Memory read this is an input the DataMemory to enable or disable reading from it

MemtoReg-> Memory To Register To determine whether the value to be written to the register

comes from ALU result or the data read from data memory

ALUOP-> a 2 bit control signal goes to the ALU control unit to determine the operations to be held there (add, sub, sll, etc..)

MemWrite->An input to the data memory module, to determine whether this instruction can write in the memory or not

ALUSrc-> determines whether the ALU second operand (input) should come from the register file read values or the Sign Extended number that comes from the immediate field in i-type instructions RegWrite-> Input to the register file module to determine whether this instruction can write in a register inside the register file or not.

The main control unit supports:

add, sub, sll, beg, lw, sw, and, or.

-Register file: consists of 32 registers each one of 32 bits.

you can read values from the registers (two values at a time )at any time but you can write (one value at a time )only at positive clock edge and if the write enable input signal is set to 1.

This is done by taking the registers' addresses, write enable, clock as inputs, and outputting the read values.

### **EXECUTION STAGE**

### -ALU Control Unit:

It takes a 2bit input from the main Control unit alongside with the 6 bit function field from the instruction word. And outputs 3 bits signal to the ALU to determine which combinational operation should be held now.

The ALU control unit supports:

add, sub, sll, beq, lw, sw, and, or.

-ALU:

Takes two 32 bit values as inputs and applies the operation determined in the ALU control unit, the output is a 32 bit result value.

This ALU unit supports:

add, sub,lw, sw, and.

sll-> shift left logical by taking the shift amount value as an input to the alu.

beq-> by supporting a Zero Flag output. In detail: it subtracts the input values, if the result is zero the

Zero Flag is set to 1, otherwise it is set to 0.

### -Sign Extender:

It takes 16 bit number as input and arthmitically outputs a 32 bit extended number (concatinates the 16'th bit 16 times to the left of the input number)

### -Forward Unit:

This unit is set up for Data Hazard cases, it forwards ready values to demanding places: -from memory to ALU two inputs-from ALU result to ALU two inputs.

-Hazard Detection Unit:

It detects the lw instruction

### MEMORY STAGE and WRITE BACK STAGE

### -Data Memory:

Consists of 128 bytes. It takes control signal inputs which are MemWrite and MemRead to determind whether this instruction can use the data memory to read or write values.

Including a 32 bit input as the address that the data should be read from or written to.

The only output is a 32 bit read value which is sent to a Mux alongside with the ALU result value and then it is determined in the Write Back Stage which one should be written to the register file.

### **MUXES**

### writeRegMux:

it takes RegDst (register destination) as an input which determines whether the register file should write in the register address that comes from rt for lw instruction or rd for R type instructions according to the OP code.

### ALUSrcMux:

it takes ALUSrc as an input which determines whether the ALU second operand (input) should come from the register file read values or the Sign Extended number that comes from the immediate field in i-type instructions

### forwardingUnitSuperMux:

This mux controls the input values for the two input wires to the ALU whether it should be the value forwarded from the memory stage or the value forwarded from the alu result or the value read from the register file of the address rt or the address rs according to the dependancy.

• Main board module's design:

### - CPU:

Contains all the modules previously mentioned, all the pipelined registers and connects all the stages together, through wires.

We have 4 pipelined registers:

IFID register connects between fetch and decode stages.

IDEX register connects between decode and execution stages.

EXMEM register connects between execution and memory stages.

MEMWB register connects between memory and write back stages.

Each register contains sub registers, for example rt values are saved in registers called rt\_IFIDIR → rt value in the pipelined register between the fetch and decode stages.

MemRead\_IEMEMIR → Memory Read control signal value in the pipelined register between execution and memory.

- CPU initializations:
  - In the Register File we initialized registers starting from \$s0=0, \$s1=1, ...,\$s7=7.
  - o In the Data Memory

# **Test Cases**

### 1) With control and data hazards:

To make sure the sw stores in the memory and the lw reads from the same place, the beq depends on the lw result, (not true beq) we needed to make sure it works with a complicated test case.



# TrollKit C:\Users\Waleed\Desktop\shiftyarab.v} 0 add \\$0 \\$s1 \\$s2 \\ 1 and \\$s1 \\$s0 \\$s3 \\ 2 or \\$s4 \\$s1 \\$s5 \\ 3 \$\frac{1}{3}\$ \$\fr

### TrollKit









- 2) Second screenshot is data hazard test case for normal forwarding operations also to test or, and instructions.
- 3) Third screenshot is for normal without hazards instructions to test sll, sub (signed), add instructions.
- 4) Without hazards to test sw, lw and add.
- 5) To test add instruction depending on lw instruction.
- 6) To test a complicated instruction with a true beq. (same as number 1 but true beq).

## Input to the processor

We implemented a GUI (Check the details in the GUI documentation), the GUI allows you to write your assembly code (instructions) in, assemble them into machine (binary) code, then run it through ModelSim. You can always check what is inside the register through the GUI.

# **Synthesizability**



All modules are synthesized separately, the synthesized report is attached in the zipped file with screenshots.

- 1) Fetch module.
- 2) Control unit.

- 3) Register File.
- 4) Signe Extend.
- 5) ALU Control.
- 6) Forwarding Unit Super Mux.
- 7) ALUSrc Mux.
- 8) ALU.
- 9) WriteRegMux.
- 10) Data Memory.
- 11) Forward Unit.













